Difference between revisions of "POWER8"

From RCS Wiki
Jump to navigation Jump to search
(add links)
 
(6 intermediate revisions by 3 users not shown)
Line 2: Line 2:
 
|title = Processor Information
 
|title = Processor Information
 
|header1 = POWER8
 
|header1 = POWER8
|label2 = [[PowerISA|POWER ISA]]
+
|label2 = [[Power ISA|Power ISA]]
 
|data2 = 2.07
 
|data2 = 2.07
 
|label3 = Process node
 
|label3 = Process node
Line 18: Line 18:
 
|label9 = Production stepping(s)
 
|label9 = Production stepping(s)
 
|data9 = DD2.0
 
|data9 = DD2.0
|label10 = ← POWER7
+
|label10 = ← POWER7+
 
|data10 = [[POWER8E|POWER8E →]]
 
|data10 = [[POWER8E|POWER8E →]]
 
}}
 
}}
  
[[Murano|Murano]] and [[Turismo|Turismo]] are POWER8 modules.
+
'''POWER8''' is available in Dual Chip Modules (DCM) or Single Chip Modules (SCM); [[Murano|Murano]] is the DCM and [[Turismo|Turismo]] is the SCM.<ref>[https://www.ibm.com/support/knowledgecenter/en/SS6NHC/com.ibm.swg.im.iias.admin.doc/doc/appl_overview.html IIAS - Overview]. IBM Knowledge Center. Quote: "The primary compute building block of the Integrated Analytics System is the Power8 S822L Server. This server is based on the Murano DCM chip set. Each processor in the selected configuration provides 12 cores each operating at 3.02 GHz"</ref>
 +
 
 +
== POWER8 with NVLink ==
 +
 
 +
POWER8 was later altered to support NVLink, this wiki refers to those chips as [[POWER8E|POWER8E]].
  
 
== External Links ==
 
== External Links ==
Line 29: Line 33:
 
* [https://en.wikipedia.org/wiki/POWER8 POWER8 English Wikipedia page]
 
* [https://en.wikipedia.org/wiki/POWER8 POWER8 English Wikipedia page]
 
* [https://en.wikichip.org/wiki/ibm/microarchitectures/power8 POWER8 wikichip page]
 
* [https://en.wikichip.org/wiki/ibm/microarchitectures/power8 POWER8 wikichip page]
 +
 +
== References ==
 +
 +
<references/>
 +
[[Category:POWER8|*]]

Latest revision as of 13:23, 2 March 2019

Processor Information
POWER8
Power ISA 2.07
Process node 22nm
Maximum slices 12
Maximum cores 12 SMT8
L2 cache / slice 512kB
L3 cache / slice 8MB
Production availability November 2015
Production stepping(s) DD2.0
← POWER7+ POWER8E →

POWER8 is available in Dual Chip Modules (DCM) or Single Chip Modules (SCM); Murano is the DCM and Turismo is the SCM.[1]

POWER8 with NVLink

POWER8 was later altered to support NVLink, this wiki refers to those chips as POWER8E.

External Links

References

  1. IIAS - Overview. IBM Knowledge Center. Quote: "The primary compute building block of the Integrated Analytics System is the Power8 S822L Server. This server is based on the Murano DCM chip set. Each processor in the selected configuration provides 12 cores each operating at 3.02 GHz"