Difference between revisions of "PPC405"
Jump to navigation
Jump to search
m |
|||
Line 2: | Line 2: | ||
|title = Processor Information | |title = Processor Information | ||
|header1 = PowerPC 405 | |header1 = PowerPC 405 | ||
− | |label2 = [[ | + | |label2 = [[PowerISA|Power ISA]] |
|data2 = v2.03 ([[Book_IIIE|Book III-E]]) | |data2 = v2.03 ([[Book_IIIE|Book III-E]]) | ||
|label3 = Process node | |label3 = Process node | ||
Line 10: | Line 10: | ||
}} | }} | ||
− | [[File:Ppc405_core.png|200px|thumb|right|PPC405 block diagram]]The PowerPC 405 is a long-lived embedded core, implementing the Power ISA v2.03 according to the Book III-E specification. It has seen use as an embedded controller in and around the POWER systems for quite some time, and is notable for being used to implement the [[POWER8|POWER8]] [[OCC|OCC]] functionality. | + | [[File:Ppc405_core.png|200px|thumb|right|PPC405 block diagram]]The PowerPC 405 is a long-lived embedded core, implementing the [[PowerISA|Power ISA]] v2.03 according to the [[Book_IIIE|Book III-E]] specification. It has seen use as an embedded controller in and around the POWER systems for quite some time, and is notable for being used to implement the [[POWER8|POWER8]] [[OCC|OCC]] functionality. |
== References == | == References == |
Revision as of 13:37, 2 January 2018
PowerPC 405 | |
---|---|
Power ISA | v2.03 (Book III-E) |
Process node | Variable |
L1 cache | 16k data / 16k instruction |
The PowerPC 405 is a long-lived embedded core, implementing the Power ISA v2.03 according to the Book III-E specification. It has seen use as an embedded controller in and around the POWER systems for quite some time, and is notable for being used to implement the POWER8 OCC functionality.