Difference between revisions of "POWER9"

From RCS Wiki
Jump to navigation Jump to search
(add source)
(add module table)
Line 29: Line 29:
 
|-
 
|-
 
! Scale Out
 
! Scale Out
| Nimbus || unknown
+
| Nimbus || ?<ref group="note">The presentation by Jeff Stuecheli makes it clear that these chips will exist, but the codename for them is currently unknown.</ref>
 
|-
 
|-
 
! Scale Up
 
! Scale Up
 
| || Cumulus
 
| || Cumulus
 
|}
 
|}
 +
 +
{| class="wikitable"
 +
|+ POWER9 Modules
 +
! Chip !!Module
 +
|-
 +
!rowspan="3"|Nimbus
 +
| [[Sforza|Sforza]]
 +
|-
 +
| [[Monza|Monza]]
 +
|-
 +
| [[LaGrange|LaGrange]]
 +
|-
 +
! Cumulus
 +
|
 +
|}
 +
 +
<references group="note"/>
  
 
[[PowerNV|PowerNV]] systems use [[SMT4|SMT4]] packages exclusively, and are available in three different sockets of the Nimbus chip: [[Sforza|Sforza]], [[Monza|Monza]], and [[LaGrange|LaGrange]].  Each socket type exposes different I/O functionality to the host platform, allowing purpose-built systems to be constructed in addition to more general-purpose computers.  [[Sforza|Sforza]] is the most flexible of these packages, providing PCIe 4.0 lanes as the main I/O resource, and is what [[Talos_II|Talos™ II]] uses for maximal similarity to existing desktop, workstation, and server systems.
 
[[PowerNV|PowerNV]] systems use [[SMT4|SMT4]] packages exclusively, and are available in three different sockets of the Nimbus chip: [[Sforza|Sforza]], [[Monza|Monza]], and [[LaGrange|LaGrange]].  Each socket type exposes different I/O functionality to the host platform, allowing purpose-built systems to be constructed in addition to more general-purpose computers.  [[Sforza|Sforza]] is the most flexible of these packages, providing PCIe 4.0 lanes as the main I/O resource, and is what [[Talos_II|Talos™ II]] uses for maximal similarity to existing desktop, workstation, and server systems.

Revision as of 01:42, 2 February 2018

Processor Information
POWER9
Power ISA 3.0B
Process node 14nm
Maximum slices 24
Maximum cores 12 SMT8 / 24 SMT4
L2 cache / slice 512kB
L3 cache / slice 10MB
Production availability January 2018
Production stepping(s) DD2.2
← POWER8E POWER10 →

POWER9 is IBM's most recent POWER compatible server and workstation CPU (POWER ISA v3.0B). Built on a 14nm process, each CPU package can contain up to 24 SMT4 cores or 12 SMT8 cores. Each pair of SMT4 cores, or singleton SMT8 core, comprises a slice; each slice in turn contains 512kB L2 cache and 10MB L3 cache. Raptor Computing Systems' 4- and 8-core processors provide unpaired cores, such that one SMT4 core per slice is fused off. This allows each of the SMT4 cores to utilize the full cache of the slice exclusively, increasing performance for these ST-focused processors.

POWER9 Chips
PowerNV PowerVM
Scale Out Nimbus ?[note 1]
Scale Up Cumulus
POWER9 Modules
Chip Module
Nimbus Sforza
Monza
LaGrange
Cumulus
  1. The presentation by Jeff Stuecheli makes it clear that these chips will exist, but the codename for them is currently unknown.

PowerNV systems use SMT4 packages exclusively, and are available in three different sockets of the Nimbus chip: Sforza, Monza, and LaGrange. Each socket type exposes different I/O functionality to the host platform, allowing purpose-built systems to be constructed in addition to more general-purpose computers. Sforza is the most flexible of these packages, providing PCIe 4.0 lanes as the main I/O resource, and is what Talos™ II uses for maximal similarity to existing desktop, workstation, and server systems.

PowerVM systems, in contrast, use SMT8 chips, and are intended to run Linux, AIX, or IBM i under IBM's PowerVM hypervisor. SMT8 chips are planned to be made in both Scale Out (direct-attach RAM) and Scale Up (centaur-buffered RAM) configurations.[1]

References

  1. Stuecheli, Jeff. POWER9. Presentation for AIX VUG. (video download, slides, timemarks)

Resources

External Links