Difference between revisions of "OpenPOWER Firmware"

From RCS Wiki
Jump to navigation Jump to search
m (→‎External Links: add link: https://bugs.raptorengineering.com/)
(→‎Components: keeping links to hardware components out of firmware column, adding SEEPROM location, linking to more glossary pages)
Line 13: Line 13:
 
| [[OTPROM|OTPROM]]
 
| [[OTPROM|OTPROM]]
 
| SBE core (on CPU chip)
 
| SBE core (on CPU chip)
| eFuses
+
| eFuses (on CPU module)
 
[https://git.raptorcs.com/git/talos-sbe/tree/src/boot/otprom_init.S Source]
 
[https://git.raptorcs.com/git/talos-sbe/tree/src/boot/otprom_init.S Source]
 
|
 
|
Line 21: Line 21:
 
| [[Self-Boot Engine|Self-Boot Engine]] (SBE) firmware
 
| [[Self-Boot Engine|Self-Boot Engine]] (SBE) firmware
 
| SBE core (on CPU chip)
 
| SBE core (on CPU chip)
| SBE SEEPROM
+
| SBE [[SEEPROM|SEEPROM]] (on CPU module)
 
[https://git.raptorcs.com/git/talos-sbe/tree/ Source]
 
[https://git.raptorcs.com/git/talos-sbe/tree/ Source]
 
|
 
|
Line 30: Line 30:
 
| Hostboot Bootloader (HBBL)
 
| Hostboot Bootloader (HBBL)
 
| CPU core
 
| CPU core
| SBE SEEPROM
+
| SBE SEEPROM (on CPU chip)
 
[https://git.raptorcs.com/git/talos-hostboot/tree/src/bootloader Source]
 
[https://git.raptorcs.com/git/talos-hostboot/tree/src/bootloader Source]
 
|
 
|
Line 38: Line 38:
 
| [[Hostboot|Hostboot]]
 
| [[Hostboot|Hostboot]]
 
| CPU core
 
| CPU core
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-hostboot/tree/ Source]
 
[https://git.raptorcs.com/git/talos-hostboot/tree/ Source]
 
|
 
|
Line 46: Line 46:
 
| [[Skiboot|Skiboot]]
 
| [[Skiboot|Skiboot]]
 
| CPU core
 
| CPU core
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-skiboot/tree/ Source]
 
[https://git.raptorcs.com/git/talos-skiboot/tree/ Source]
 
|
 
|
Line 56: Line 56:
 
| [[Skiroot]]/[[Petitboot|Petitboot]]
 
| [[Skiroot]]/[[Petitboot|Petitboot]]
 
| CPU core
 
| CPU core
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-petitboot/ Source]
 
[https://git.raptorcs.com/git/talos-petitboot/ Source]
 
|
 
|
Line 63: Line 63:
 
* [[Petitboot]] loads operating system via kexec
 
* [[Petitboot]] loads operating system via kexec
 
|-
 
|-
| [[On-Chip Controller|On-Chip Controller]] (OCC) firmware
+
| OCC firmware
| OCC core (on CPU chip)
+
| [[On-Chip Controller|OCC]] core (on CPU chip)
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-occ/tree/ Source]
 
[https://git.raptorcs.com/git/talos-occ/tree/ Source]
|
+
| The [[On-Chip Controller|On-Chip Controller]] (OCC) manages:
 
* thermal regulation of CPU chip, turbo frequency selection, voltage ID selection, power measurement, etc.
 
* thermal regulation of CPU chip, turbo frequency selection, voltage ID selection, power measurement, etc.
 
|-
 
|-
| [[CME]] [[HCODE]]
+
| CME [[HCODE]]
 
| [[CME]] cores (on CPU chip)
 
| [[CME]] cores (on CPU chip)
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
|
+
| The [[Core Management Engine|Core Management Engines]] (CME) are auxillary cores used for power management purposes. They are ultimately responsible to the OCC.
* The [[Core Management Engine|Core Management Engines]] are auxillary cores used for power management purposes. They are ultimately responsible to the OCC. There is one CME for every two SMT4 cores.
+
* There is one CME for every pair of SMT4 cores.
 
|-
 
|-
| [[SGPE]] and [[PGPE]] [[HCODE]]
+
| SGPE and PGPE [[HCODE]]
| [[GPE|General Purpose Engine]] cores (on CPU chip)
+
| [[SGPE]] and [[PGPE]] cores (on CPU chip)
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
|
+
| [[GPE|General Purpose Engine]] (GPE) cores which assist, and are managed by, the OCC.
* Auxillary cores which assist, and are managed by, the OCC.
 
 
* The [[SGPE|Stop GPEs]] (SGPEs) are part of the mechanism for resuming execution after a STOP instruction is executed (which is a Power ISA instruction which halts the processor).
 
* The [[SGPE|Stop GPEs]] (SGPEs) are part of the mechanism for resuming execution after a STOP instruction is executed (which is a Power ISA instruction which halts the processor).
 
* The [[PGPE|Pstate GPEs]] (PGPEs) perform pstate management.
 
* The [[PGPE|Pstate GPEs]] (PGPEs) perform pstate management.
 
|-
 
|-
| [[IOPPE]] [[HCODE]]
+
| IOPPE [[HCODE]]
 
| [[IOPPE]] cores (on CPU chip)
 
| [[IOPPE]] cores (on CPU chip)
| PNOR SPI Flash
+
| [[PNOR|PNOR]] (SPI Flash)
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
 
[https://git.raptorcs.com/git/talos-hcode/tree/ Source]
 
|
 
|

Revision as of 10:43, 30 June 2021

OpenPOWER Firmware is an open-source alternative to OpenFirmware and proprietary IBM firmware used on Power machines.[1] It is a general name for many separate pieces of software used to start recent Power Architecture chips made by IBM.[2]

OpenBMC is a separate project that creates firmware for the Baseboard Management Controller.

Components

Firmware Executed on Loaded from Function
OTPROM SBE core (on CPU chip) eFuses (on CPU module)

Source

  • very first instructions executed
  • loads SBE firmware from SEEPROM into SBE core
Self-Boot Engine (SBE) firmware SBE core (on CPU chip) SBE SEEPROM (on CPU module)

Source

  • initialises CPU core
  • loads Hostboot Bootloader
  • backup copy stored on PNOR SPI Flash, used to stage SBE firmware updates
Hostboot Bootloader (HBBL) CPU core SBE SEEPROM (on CPU chip)

Source

  • first code which runs on main CPU cores; loads and executes rest of Hostboot
  • responsible for verifying integrity of Hostboot when secure boot is enabled, so this part of Hostboot is stored on the SBE SEEPROM, even though its source code lives inside the Hostboot repository
Hostboot CPU core PNOR (SPI Flash)

Source

  • initialises DRAM (memory training, zeroing of ECC memory, etc.), processor bus, memory buffers
  • finally, chainloads Skiboot
Skiboot CPU core PNOR (SPI Flash)

Source

  • initialises PCIe controllers, device trees, real time clock, NVlink, sensors
  • loads OCC firmware and starts OCC running
  • implements OpenPOWER Abstraction Layer (OPAL) for OS runtime services; remains resident in RAM after OS boot
  • finally, chainloads Skiroot
Skiroot/Petitboot CPU core PNOR (SPI Flash)

Source

  • Skiroot refers to the Linux kernel and initramfs which runs from RAM
  • Contains Petitboot, a userspace application which provides a boot menu
  • Petitboot loads operating system via kexec
OCC firmware OCC core (on CPU chip) PNOR (SPI Flash)

Source

The On-Chip Controller (OCC) manages:
  • thermal regulation of CPU chip, turbo frequency selection, voltage ID selection, power measurement, etc.
CME HCODE CME cores (on CPU chip) PNOR (SPI Flash)

Source

The Core Management Engines (CME) are auxillary cores used for power management purposes. They are ultimately responsible to the OCC.
  • There is one CME for every pair of SMT4 cores.
SGPE and PGPE HCODE SGPE and PGPE cores (on CPU chip) PNOR (SPI Flash)

Source

General Purpose Engine (GPE) cores which assist, and are managed by, the OCC.
  • The Stop GPEs (SGPEs) are part of the mechanism for resuming execution after a STOP instruction is executed (which is a Power ISA instruction which halts the processor).
  • The Pstate GPEs (PGPEs) perform pstate management.
IOPPE HCODE IOPPE cores (on CPU chip) PNOR (SPI Flash)

Source

  • Involved in CAPI support.
OpenBMC BMC chip BMC SPI Flash

Source

(This is not part of OpenPOWER firmware, but is mentioned to give a picture of the division of responsibilities. Not all POWER9 systems use a BMC; IBM systems use a FSP.)

  • Turns system power rails on and off to energise and deenergise CPU modules, RAM, etc.
  • Sends commands to CPU modules over FSI to commence booting.
  • Provides access to PNOR SPI flash containing host firmware via LPC.
  • Receives core temperature information from the OCC; decides and sets fan speeds.
  • Powers off system if OCC indicates catastrophic temperature.
Diagram of main and auxillary cores on POWER9

Process

  1. SBE executes OTPROM, which loads SEEPROM firmware into SBE PIBMEM
  2. SBE executes SEEPROM firmware
  3. OpenBMC uses FSI interface to start SBE
  4. SBE loads Hostboot
  5. Hostboot loads Skiboot
  6. Skiboot loads OCC, Skiroot
  7. Petitboot application within Skiroot loads the operating system
  8. OS talks to firmware through OPAL

References

See also

External Links